| Course Title:             |  |
|---------------------------|--|
| Course Number:            |  |
| Semester/Year (e.g.F2016) |  |
|                           |  |
| Instructor:               |  |
|                           |  |
|                           |  |
| Assignment/Lab Number:    |  |
| Assignment/Lab Title:     |  |
|                           |  |
|                           |  |
| Submission Date:          |  |
| Due Date:                 |  |
|                           |  |

| Student<br>LAST Name | Student<br>FIRST Name | Student<br>Number | Section | Signature* |
|----------------------|-----------------------|-------------------|---------|------------|
|                      |                       |                   |         |            |
|                      |                       |                   |         |            |
|                      |                       |                   |         |            |

<sup>\*</sup>By signing above you attest that you have contributed to this written lab report and confirm that all work you have contributed to this lab report is your own work. Any suspicion of copying or plagiarism in this work will result in an investigation of Academic Misconduct and may result in a "0" on the work, an "F" in the course, or possibly more severe penalties, as well as a Disciplinary Notice on your academic record under the Student Code of Academic Conduct, which can be found online at: <a href="http://www.ryerson.ca/senate/current/pol60.pdf">http://www.ryerson.ca/senate/current/pol60.pdf</a>



4. Channel-length modulation (CLM) occurs when changes in Vos affect the length of the channel between the drain and the source. In triode and saturation mode, the drain and base form a diode in reverse bias mode. The diode's depletion region increases when Vds increases, which decreases the channel length. The drain current equation is modified by including the Early Voltage as a term (VA). Ids = 3 VGT (1+ Vds ) The effects of CLM are more important in short-channel devices than they are for long-channel devices. Subthreshold conduction is current flow between the drain 5. and source of a Mos transistor when it is in cutoff mode (i.e. off, Vas < Vtn for NMOS and Vas > Vtp for PMOS) The expression for drain current when the transistor operates in the subthreshold region is: Ids = Ioss · 10 ( Vgs+M(Vds-Vdd) - Ky Vsb) (1-e (Vds)) current when Vgs=OV and Vds=VDD 5 = subthreshold slope = [d(log o Lds)] = nvaln(10) amount vgs must drop to reduce IJs by factor of 10 Gate 6.

Body